Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 | // SPDX-License-Identifier: GPL-2.0 // // Copyright (c) 2011-2015 Samsung Electronics Co., Ltd. // http://www.samsung.com/ // // Exynos4 - CPU PMU(Power Management Unit) support #include <linux/soc/samsung/exynos-regs-pmu.h> #include <linux/soc/samsung/exynos-pmu.h> #include "exynos-pmu.h" static const struct exynos_pmu_conf exynos4210_pmu_config[] = { /* { .offset = offset, .val = { AFTR, LPA, SLEEP } */ { S5P_ARM_CORE0_LOWPWR, { 0x0, 0x0, 0x2 } }, { S5P_DIS_IRQ_CORE0, { 0x0, 0x0, 0x0 } }, { S5P_DIS_IRQ_CENTRAL0, { 0x0, 0x0, 0x0 } }, { S5P_ARM_CORE1_LOWPWR, { 0x0, 0x0, 0x2 } }, { S5P_DIS_IRQ_CORE1, { 0x0, 0x0, 0x0 } }, { S5P_DIS_IRQ_CENTRAL1, { 0x0, 0x0, 0x0 } }, { S5P_ARM_COMMON_LOWPWR, { 0x0, 0x0, 0x2 } }, { S5P_L2_0_LOWPWR, { 0x2, 0x2, 0x3 } }, { S5P_L2_1_LOWPWR, { 0x2, 0x2, 0x3 } }, { S5P_CMU_ACLKSTOP_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_SCLKSTOP_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_RESET_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_APLL_SYSCLK_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_MPLL_SYSCLK_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_VPLL_SYSCLK_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_EPLL_SYSCLK_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_CLKSTOP_GPS_ALIVE_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_RESET_GPSALIVE_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_CLKSTOP_CAM_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_CLKSTOP_TV_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_CLKSTOP_MFC_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_CLKSTOP_G3D_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_CLKSTOP_LCD0_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_CLKSTOP_LCD1_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_CLKSTOP_MAUDIO_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_CLKSTOP_GPS_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_RESET_CAM_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_RESET_TV_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_RESET_MFC_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_RESET_G3D_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_RESET_LCD0_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_RESET_LCD1_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_RESET_MAUDIO_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_RESET_GPS_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_TOP_BUS_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_TOP_RETENTION_LOWPWR, { 0x1, 0x0, 0x1 } }, { S5P_TOP_PWR_LOWPWR, { 0x3, 0x0, 0x3 } }, { S5P_LOGIC_RESET_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_ONENAND_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_MODIMIF_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_G2D_ACP_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_USBOTG_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_HSMMC_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_CSSYS_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_SECSS_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_PCIE_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_SATA_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_PAD_RETENTION_DRAM_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_MAUDIO_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_PAD_RETENTION_GPIO_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_UART_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_MMCA_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_MMCB_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_EBIA_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_EBIB_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_ISOLATION_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_ALV_SEL_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_XUSBXTI_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_XXTI_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_EXT_REGULATOR_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_GPIO_MODE_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_GPIO_MODE_MAUDIO_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CAM_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_TV_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_MFC_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_G3D_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_LCD0_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_LCD1_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_MAUDIO_LOWPWR, { 0x7, 0x7, 0x0 } }, { S5P_GPS_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_GPS_ALIVE_LOWPWR, { 0x7, 0x0, 0x0 } }, { PMU_TABLE_END,}, }; static const struct exynos_pmu_conf exynos4412_pmu_config[] = { { S5P_ARM_CORE0_LOWPWR, { 0x0, 0x0, 0x2 } }, { S5P_DIS_IRQ_CORE0, { 0x0, 0x0, 0x0 } }, { S5P_DIS_IRQ_CENTRAL0, { 0x0, 0x0, 0x0 } }, { S5P_ARM_CORE1_LOWPWR, { 0x0, 0x0, 0x2 } }, { S5P_DIS_IRQ_CORE1, { 0x0, 0x0, 0x0 } }, { S5P_DIS_IRQ_CENTRAL1, { 0x0, 0x0, 0x0 } }, { S5P_ISP_ARM_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_DIS_IRQ_ISP_ARM_LOCAL_LOWPWR, { 0x0, 0x0, 0x0 } }, { S5P_DIS_IRQ_ISP_ARM_CENTRAL_LOWPWR, { 0x0, 0x0, 0x0 } }, { S5P_ARM_COMMON_LOWPWR, { 0x0, 0x0, 0x2 } }, { S5P_L2_0_LOWPWR, { 0x0, 0x0, 0x3 } }, /* XXX_OPTION register should be set other field */ { S5P_ARM_L2_0_OPTION, { 0x10, 0x10, 0x0 } }, { S5P_L2_1_LOWPWR, { 0x0, 0x0, 0x3 } }, { S5P_ARM_L2_1_OPTION, { 0x10, 0x10, 0x0 } }, { S5P_CMU_ACLKSTOP_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_SCLKSTOP_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_RESET_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_DRAM_FREQ_DOWN_LOWPWR, { 0x1, 0x1, 0x1 } }, { S5P_DDRPHY_DLLOFF_LOWPWR, { 0x1, 0x1, 0x1 } }, { S5P_LPDDR_PHY_DLL_LOCK_LOWPWR, { 0x1, 0x1, 0x1 } }, { S5P_CMU_ACLKSTOP_COREBLK_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_SCLKSTOP_COREBLK_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_RESET_COREBLK_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_APLL_SYSCLK_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_MPLL_SYSCLK_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_VPLL_SYSCLK_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_EPLL_SYSCLK_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_MPLLUSER_SYSCLK_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_CLKSTOP_GPS_ALIVE_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_RESET_GPSALIVE_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_CLKSTOP_CAM_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_CLKSTOP_TV_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_CLKSTOP_MFC_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_CLKSTOP_G3D_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_CLKSTOP_LCD0_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_CLKSTOP_ISP_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_CLKSTOP_MAUDIO_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_CLKSTOP_GPS_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_RESET_CAM_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_RESET_TV_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_RESET_MFC_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_RESET_G3D_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_RESET_LCD0_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_RESET_ISP_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_RESET_MAUDIO_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_CMU_RESET_GPS_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_TOP_BUS_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_TOP_RETENTION_LOWPWR, { 0x1, 0x0, 0x1 } }, { S5P_TOP_PWR_LOWPWR, { 0x3, 0x0, 0x3 } }, { S5P_TOP_BUS_COREBLK_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_TOP_RETENTION_COREBLK_LOWPWR, { 0x1, 0x0, 0x1 } }, { S5P_TOP_PWR_COREBLK_LOWPWR, { 0x3, 0x0, 0x3 } }, { S5P_LOGIC_RESET_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_OSCCLK_GATE_LOWPWR, { 0x1, 0x0, 0x1 } }, { S5P_LOGIC_RESET_COREBLK_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_OSCCLK_GATE_COREBLK_LOWPWR, { 0x1, 0x0, 0x1 } }, { S5P_ONENAND_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_ONENAND_MEM_OPTION, { 0x10, 0x10, 0x0 } }, { S5P_HSI_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_HSI_MEM_OPTION, { 0x10, 0x10, 0x0 } }, { S5P_G2D_ACP_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_G2D_ACP_MEM_OPTION, { 0x10, 0x10, 0x0 } }, { S5P_USBOTG_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_USBOTG_MEM_OPTION, { 0x10, 0x10, 0x0 } }, { S5P_HSMMC_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_HSMMC_MEM_OPTION, { 0x10, 0x10, 0x0 } }, { S5P_CSSYS_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_CSSYS_MEM_OPTION, { 0x10, 0x10, 0x0 } }, { S5P_SECSS_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_SECSS_MEM_OPTION, { 0x10, 0x10, 0x0 } }, { S5P_ROTATOR_MEM_LOWPWR, { 0x3, 0x0, 0x0 } }, { S5P_ROTATOR_MEM_OPTION, { 0x10, 0x10, 0x0 } }, { S5P_PAD_RETENTION_DRAM_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_MAUDIO_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_PAD_RETENTION_GPIO_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_UART_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_MMCA_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_MMCB_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_EBIA_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_EBIB_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_GPIO_COREBLK_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_ISOLATION_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_ISOLATION_COREBLK_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_PAD_RETENTION_ALV_SEL_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_XUSBXTI_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_XXTI_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_EXT_REGULATOR_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_GPIO_MODE_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_GPIO_MODE_COREBLK_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_GPIO_MODE_MAUDIO_LOWPWR, { 0x1, 0x1, 0x0 } }, { S5P_TOP_ASB_RESET_LOWPWR, { 0x1, 0x1, 0x1 } }, { S5P_TOP_ASB_ISOLATION_LOWPWR, { 0x1, 0x0, 0x1 } }, { S5P_CAM_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_TV_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_MFC_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_G3D_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_LCD0_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_ISP_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_MAUDIO_LOWPWR, { 0x7, 0x7, 0x0 } }, { S5P_GPS_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_GPS_ALIVE_LOWPWR, { 0x7, 0x0, 0x0 } }, { S5P_CMU_SYSCLK_ISP_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_CMU_SYSCLK_GPS_LOWPWR, { 0x1, 0x0, 0x0 } }, { S5P_ARM_CORE2_LOWPWR, { 0x0, 0x0, 0x2 } }, { S5P_DIS_IRQ_CORE2, { 0x0, 0x0, 0x0 } }, { S5P_DIS_IRQ_CENTRAL2, { 0x0, 0x0, 0x0 } }, { S5P_ARM_CORE3_LOWPWR, { 0x0, 0x0, 0x2 } }, { S5P_DIS_IRQ_CORE3, { 0x0, 0x0, 0x0 } }, { S5P_DIS_IRQ_CENTRAL3, { 0x0, 0x0, 0x0 } }, { PMU_TABLE_END,}, }; const struct exynos_pmu_data exynos4210_pmu_data = { .pmu_config = exynos4210_pmu_config, }; const struct exynos_pmu_data exynos4412_pmu_data = { .pmu_config = exynos4412_pmu_config, }; |