Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 | // SPDX-License-Identifier: GPL-2.0 /* * Copyright (c) 2018 NVIDIA CORPORATION. All rights reserved. * * based on clk-mux.c * * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de> * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org> * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org> * */ #include <linux/clk-provider.h> #include <linux/err.h> #include <linux/io.h> #include <linux/types.h> #include "clk.h" #define DIV_MASK GENMASK(7, 0) #define MUX_SHIFT 29 #define MUX_MASK GENMASK(MUX_SHIFT + 2, MUX_SHIFT) #define SDMMC_MUL 2 #define get_max_div(d) DIV_MASK #define get_div_field(val) ((val) & DIV_MASK) #define get_mux_field(val) (((val) & MUX_MASK) >> MUX_SHIFT) static const char * const mux_sdmmc_parents[] = { "pll_p", "pll_c4_out2", "pll_c4_out0", "pll_c4_out1", "clk_m" }; static const u8 mux_lj_idx[] = { [0] = 0, [1] = 1, [2] = 2, [3] = 5, [4] = 6 }; static const u8 mux_non_lj_idx[] = { [0] = 0, [1] = 3, [2] = 7, [3] = 4, [4] = 6 }; static u8 clk_sdmmc_mux_get_parent(struct clk_hw *hw) { struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); int num_parents, i; u32 src, val; const u8 *mux_idx; num_parents = clk_hw_get_num_parents(hw); val = readl_relaxed(sdmmc_mux->reg); src = get_mux_field(val); if (get_div_field(val)) mux_idx = mux_non_lj_idx; else mux_idx = mux_lj_idx; for (i = 0; i < num_parents; i++) { if (mux_idx[i] == src) return i; } WARN(1, "Unknown parent selector %d\n", src); return 0; } static int clk_sdmmc_mux_set_parent(struct clk_hw *hw, u8 index) { struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); u32 val; val = readl_relaxed(sdmmc_mux->reg); if (get_div_field(val)) index = mux_non_lj_idx[index]; else index = mux_lj_idx[index]; val &= ~MUX_MASK; val |= index << MUX_SHIFT; writel(val, sdmmc_mux->reg); return 0; } static unsigned long clk_sdmmc_mux_recalc_rate(struct clk_hw *hw, unsigned long parent_rate) { struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); u32 val; int div; u64 rate = parent_rate; val = readl_relaxed(sdmmc_mux->reg); div = get_div_field(val); div += SDMMC_MUL; rate *= SDMMC_MUL; rate += div - 1; do_div(rate, div); return rate; } static int clk_sdmmc_mux_determine_rate(struct clk_hw *hw, struct clk_rate_request *req) { struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); int div; unsigned long output_rate = req->best_parent_rate; req->rate = max(req->rate, req->min_rate); req->rate = min(req->rate, req->max_rate); if (!req->rate) return output_rate; div = div_frac_get(req->rate, output_rate, 8, 1, sdmmc_mux->div_flags); if (div < 0) div = 0; if (sdmmc_mux->div_flags & TEGRA_DIVIDER_ROUND_UP) req->rate = DIV_ROUND_UP(output_rate * SDMMC_MUL, div + SDMMC_MUL); else req->rate = output_rate * SDMMC_MUL / (div + SDMMC_MUL); return 0; } static int clk_sdmmc_mux_set_rate(struct clk_hw *hw, unsigned long rate, unsigned long parent_rate) { struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); int div; unsigned long flags = 0; u32 val; u8 src; div = div_frac_get(rate, parent_rate, 8, 1, sdmmc_mux->div_flags); if (div < 0) return div; if (sdmmc_mux->lock) spin_lock_irqsave(sdmmc_mux->lock, flags); src = clk_sdmmc_mux_get_parent(hw); if (div) src = mux_non_lj_idx[src]; else src = mux_lj_idx[src]; val = src << MUX_SHIFT; val |= div; writel(val, sdmmc_mux->reg); fence_udelay(2, sdmmc_mux->reg); if (sdmmc_mux->lock) spin_unlock_irqrestore(sdmmc_mux->lock, flags); return 0; } static int clk_sdmmc_mux_is_enabled(struct clk_hw *hw) { struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); const struct clk_ops *gate_ops = sdmmc_mux->gate_ops; struct clk_hw *gate_hw = &sdmmc_mux->gate.hw; __clk_hw_set_clk(gate_hw, hw); return gate_ops->is_enabled(gate_hw); } static int clk_sdmmc_mux_enable(struct clk_hw *hw) { struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); const struct clk_ops *gate_ops = sdmmc_mux->gate_ops; struct clk_hw *gate_hw = &sdmmc_mux->gate.hw; __clk_hw_set_clk(gate_hw, hw); return gate_ops->enable(gate_hw); } static void clk_sdmmc_mux_disable(struct clk_hw *hw) { struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); const struct clk_ops *gate_ops = sdmmc_mux->gate_ops; struct clk_hw *gate_hw = &sdmmc_mux->gate.hw; gate_ops->disable(gate_hw); } static void clk_sdmmc_mux_restore_context(struct clk_hw *hw) { struct clk_hw *parent = clk_hw_get_parent(hw); unsigned long parent_rate = clk_hw_get_rate(parent); unsigned long rate = clk_hw_get_rate(hw); int parent_id; parent_id = clk_hw_get_parent_index(hw); if (WARN_ON(parent_id < 0)) return; clk_sdmmc_mux_set_parent(hw, parent_id); clk_sdmmc_mux_set_rate(hw, rate, parent_rate); } static const struct clk_ops tegra_clk_sdmmc_mux_ops = { .get_parent = clk_sdmmc_mux_get_parent, .set_parent = clk_sdmmc_mux_set_parent, .determine_rate = clk_sdmmc_mux_determine_rate, .recalc_rate = clk_sdmmc_mux_recalc_rate, .set_rate = clk_sdmmc_mux_set_rate, .is_enabled = clk_sdmmc_mux_is_enabled, .enable = clk_sdmmc_mux_enable, .disable = clk_sdmmc_mux_disable, .restore_context = clk_sdmmc_mux_restore_context, }; struct clk *tegra_clk_register_sdmmc_mux_div(const char *name, void __iomem *clk_base, u32 offset, u32 clk_num, u8 div_flags, unsigned long flags, void *lock) { struct clk *clk; struct clk_init_data init; const struct tegra_clk_periph_regs *bank; struct tegra_sdmmc_mux *sdmmc_mux; init.ops = &tegra_clk_sdmmc_mux_ops; init.name = name; init.flags = flags; init.parent_names = mux_sdmmc_parents; init.num_parents = ARRAY_SIZE(mux_sdmmc_parents); bank = get_reg_bank(clk_num); if (!bank) return ERR_PTR(-EINVAL); sdmmc_mux = kzalloc(sizeof(*sdmmc_mux), GFP_KERNEL); if (!sdmmc_mux) return ERR_PTR(-ENOMEM); /* Data in .init is copied by clk_register(), so stack variable OK */ sdmmc_mux->hw.init = &init; sdmmc_mux->reg = clk_base + offset; sdmmc_mux->lock = lock; sdmmc_mux->gate.clk_base = clk_base; sdmmc_mux->gate.regs = bank; sdmmc_mux->gate.enable_refcnt = periph_clk_enb_refcnt; sdmmc_mux->gate.clk_num = clk_num; sdmmc_mux->gate.flags = TEGRA_PERIPH_ON_APB; sdmmc_mux->div_flags = div_flags; sdmmc_mux->gate_ops = &tegra_clk_periph_gate_ops; clk = clk_register(NULL, &sdmmc_mux->hw); if (IS_ERR(clk)) { kfree(sdmmc_mux); return clk; } sdmmc_mux->gate.hw.clk = clk; return clk; } |